Specific Process Knowledge/Etch/ASE (Advanced Silicon Etch): Difference between revisions
Line 17: | Line 17: | ||
|- | |- | ||
!style="background:silver; color:black;" align="left"|Purpose | !style="background:silver; color:black;" align="left"|Purpose | ||
|style="background:LightGrey; color:black"|Dry etch of | |style="background:LightGrey; color:black"|Dry etch of | ||
|style="background:WhiteSmoke; color:black"| | |||
*Silicon | *Silicon | ||
|- | |- | ||
!style="background:silver; color:black" align="left"|Performance | !style="background:silver; color:black" align="left" valign="top" rowspan="2"|Performance | ||
|style="background:LightGrey; color:black"|Etch rates | |style="background:LightGrey; color:black"|Etch rates | ||
|style="background:WhiteSmoke; color:black"| | |||
*Silicon: ~4-6 µm/min (depending on features size and etch load) | *Silicon: ~4-6 µm/min (depending on features size and etch load) | ||
|- | |- | ||
|style="background:LightGrey; color:black"|Anisotropy | |||
|style="background:WhiteSmoke; color:black"| | |||
*Good | *Good | ||
|- | |- | ||
!style="background:silver; color:black" align="left"|Process parameter range | !style="background:silver; color:black" align="left" valign="top" rowspan="2"|Process parameter range | ||
|style="background:LightGrey; color:black"|Process pressure | |style="background:LightGrey; color:black"|Process pressure | ||
|style="background:WhiteSmoke; color:black"| | |||
*~0.1-95 mTorr | *~0.1-95 mTorr | ||
|- | |- | ||
|style="background:LightGrey; color:black"|Gas flows | |||
|style="background:WhiteSmoke; color:black"| | |style="background:WhiteSmoke; color:black"| | ||
*SF<math>_6</math>: 0-600 sccm | *SF<math>_6</math>: 0-600 sccm | ||
Line 39: | Line 42: | ||
*Ar: 0-100 sccm | *Ar: 0-100 sccm | ||
|- | |- | ||
!style="background:silver; color:black" align="left"|Substrates | !style="background:silver; color:black" align="left" valign="top" rowspan="3"|Substrates | ||
|style="background:LightGrey; color:black"|Batch size | |style="background:LightGrey; color:black"|Batch size | ||
|style="background:WhiteSmoke; color:black"| | |style="background:WhiteSmoke; color:black"| | ||
Line 47: | Line 50: | ||
*Or several smaller pieces on a carrier wafer | *Or several smaller pieces on a carrier wafer | ||
|- | |- | ||
| style="background:LightGrey; color:black"|Substrate material allowed | |||
|style="background:WhiteSmoke; color:black"| | |style="background:WhiteSmoke; color:black"| | ||
*Silicon wafers | *Silicon wafers | ||
Line 53: | Line 56: | ||
*Quartz wafers | *Quartz wafers | ||
|- | |- | ||
| style="background:LightGrey; color:black"|Possible masking material | |||
|style="background:WhiteSmoke; color:black"| | |style="background:WhiteSmoke; color:black"| | ||
*Photoresist/e-beam resist | *Photoresist/e-beam resist |
Revision as of 15:10, 7 May 2008
The ASE
The ICP-DRIE (Inductively Coupled Plasma - Deep Reactive Ion Etcher) tool at Danchip is manufactured by STS and is called the ASE (Advanced Silicon Etcher). The main purpose of the ASE is etching of silicon using Bosch process.
The Bosch process: Etching of silicon
The Bosch process uses alternation between an etch cycle and a passivation cycle. Introducing a passivation step in an etch process is very beneficial for the control of the angle of the sidewalls in the etch process because it allows us to cover them with a protective layer that suppresses the isotropic etching. Combined with the high plasma density in the ICP chamber, the excellent sidewall control enables us to etch high aspect ratio structures in silicon with very high etch rates.
In the case of the silicon etching on the ASE, an etch phase with SF6 and O2 alternates with a passivation phase with C4F8.
Purpose | Dry etch of |
|
---|---|---|
Performance | Etch rates |
|
Anisotropy |
| |
Process parameter range | Process pressure |
|
Gas flows |
| |
Substrates | Batch size |
|
Substrate material allowed |
| |
Possible masking material |
|