Specific Process Knowledge/Etch/DRIE-Pegasus
Feedback to this page: click here
The DRIE Pegasus at Danchip
The Bosch process
The DRIE Pegasus is a state-of-art silicon dry etcher that offers outstanding performance in terms of etch rate, uniformity etc. It uses the so-called Bosch process to achieve excellent control of the etched features. Click here for more fundamental information of the system.
The user manual(s), quality control procedure(s) and results, user APV(s), technical information and contact information can be found in LabManager:
Equipment info in LabManager
Process information
Process notation
Describing a process recipe on the Pegasus may sometimes be difficult because of the great flexibility of the instrument. A compact and precise notation is therefore required for the recipes. Click here to find a short description of the official SPTS notation.
Other etch processes
More processes, such as for DUV resist, are currently being developed, but they are not quite 'ready for publication' at LabAdviser so please contact Jonas (mailto:jml@danchip.dtu.dk) for more information.
Equipment | DRIE-Pegasus | |
---|---|---|
Purpose | Dry etch of |
|
Performance | Etch rates |
|
Uniformity |
| |
Process parameter range | RF powers |
|
Gas flows |
| |
Pressure and temperature |
| |
Process options |
| |
Substrates | Batch size |
|
Allowed materials |
| |
Possible masking materials |
|
Change of showerhead in December 2014
The showerhead that distributes the process gasses inside the plasma source has been changed. The new showerhead has larger holes that reduce the gas flow resistance. Flowing easier from the fast switching MFC's to the chamber, the gas will not mix up as easily. This enables us to run Bosch processes with shorter cycles times. Shorter cycles times means smaller scallops and hence lower roughness.
We believe that only switched processes will be affected by this change. Continuous processes such as Process C, Nano1.42 or the black silicon recipes are not believed to be noticeably affected.
Click here to see a comparison of some the etches before and after the change of the showerhead.
Additional information
Wafer bonding
To find information on how to bond wafers or chips to a carrier wafer, click here.
Acceptance test
The instrument was opened for users in April 2010 when the acceptance test was signed. This was based on the performance of five standard recipes (A, B, C, D and SOI) that are further examined below. The acceptance test report is found here.
Characterisation of etched trenches
Comparing differences in etched trenches requires a set of common parameters for each trench. Click here to find more information about the parameters used on the DRIE-Pegasus process development.
Material from SPTS
Internal Danchip Process log
Process log at Danchip [1]